Published August 27, 2019 | Version v1
Publication

Arrayable Voltage-Controlled Ring-Oscillator for Direct Time-of-Flight Image Sensors

Description

Direct time-of-flight (d-ToF) estimation with high frame rate requires the incorporation of a time-to-digital converter (TDC) at pixel level. A feasible approach to a compact implementation of the TDC is to use the multiple phases of a voltage-controlled ring-oscillator (VCRO) for the finest bits. The VCRO becomes central in determining the performance parameters of a d-ToF image sensor. In this paper, we are covering the modeling, design, and measurement of a CMOS pseudo-differential VCRO. The oscillation frequency, the jitter due to mismatches and noise and the power consumption are analytically evaluated. This design has been incorporated into a 64x64-pixel array. It has been fabricated in a 0.18 mu m standard CMOS technology. Occupation area is 28x29 mu m(2) and power consumption is 1.17 mW at 850 MHz. The measured gain of the VCRO is of 477 MHz/V with a frequency tuning range of 53%. Moreover, it features a linearity of 99.4% over a wide range of control frequencies, namely, from 400 to 850 MHz. The phase noise is of -102 dBc/Hz at 2 MHz offset frequency from 850 MHz. The influence of these parameters in the performance of the TDC has been measured. The minimum time bin of the TDC is 147 ps with a rms DNL/INL of 0.13/1.7LSB.

Abstract

Office of Naval Research (USA) N000141410355

Abstract

Ministerio de Economía y Competitividad TEC2015-66878-C3-1-R

Abstract

Junta de Andalucía P12-TIC 2338

Additional details

Identifiers

URL
https://idus.us.es/handle//11441/88741
URN
urn:oai:idus.us.es:11441/88741

Origin repository

Origin repository
USE