Published May 10, 2018
| Version v1
Publication
Closed-loop Simulation Method for Evaluation of Static Offset in Discrete-Time Comparators
Description
This paper presents a simulation-based method for evaluating the static offset in discrete-time comparators. The proposed procedure is based on a closed-loop algorithm which forces the input signal of the comparator to quickly converge to its effective threshold. From this value, the final offset is computed by subtracting the ideal reference. The proposal was validated using realistic behavioral models and transistor-level simulations in a 0.18μm CMOS technology. The application of the method reduces by several orders of magnitude the number of cycles needed to characterize the offset during design, drastically improving productivity.
Abstract
Junta de Andalucía P09-TIC-5386
Abstract
Ministerio de Economía y Competitividad TEC2011-28302
Additional details
- URL
- https://idus.us.es/handle//11441/74450
- URN
- urn:oai:idus.us.es:11441/74450
- Origin repository
- USE