Published October 9, 2020
| Version v1
Publication
An Instant-Startup Jitter-Tolerant Manchester- Encoding Serializer/Deserializer Scheme for Event-Driven Bit-Serial LVDS Interchip AER Links
Description
This paper presents a serializer/deserializer scheme
for asynchronous address event representation (AER) bit-serial
interchip communications. Each serial AER (sAER) link uses four
wires: a micro strip pair for low voltage differential signaling
(LVDS) and two handshaking lines. Each event is represented by
a 32-bit word. Two extra preamble bits are used for alignment.
Transmission clock is embedded in the data using Manchester
encoding. As opposed to conventional LVDS links, the presented
approach allows to stop physical communication between data
events, so that no "comma" characters need to be transmitted
during these pauses. As soon as a new event needs to be transmitted,
the link recovers immediately thanks to a built-in control
voltage memorization circuit. As a result, power consumption of
the serializer and deserializer circuits is proportional to data event
rate. The approach is also highly tolerant to clock jitter, due to
the asynchronous nature and the Manchester encoding. A chip
test prototype has been fabricated in standard 0.35 m CMOS
including a pair of Serializer and Deserializer circuits. Maximum
measured event transmission rate is 15 Meps (mega events per
second) for 32-bit events, with a maximum bit transmission speed
of 670 Mbps (mega bits per second).
Abstract
European Union 216777 (NABAB)Abstract
Ministerio de Educación y Ciencia TEC2006-11730-C03-01Abstract
Ministerio de Ciencia e Innovación TEC2009-10639-C04-02Abstract
Junta de Andalucía P06TIC01417Additional details
Identifiers
- URL
- https://idus.us.es/handle//11441/101881
- URN
- urn:oai:idus.us.es:11441/101881
Origin repository
- Origin repository
- USE