Published May 2, 2018
| Version v1
Publication
DOE based high-performance gate-level pipelines
Description
Domino dynamic circuits are widely used in
critical parts of high performance systems. In this paper we show
that in addition to the functional limitation associated to the noninverting
behavior of domino gates, there are also performance
disadvantages when compared to inverting dynamic gates, which
can be related to this feature. These penalties rise from the fact
that in order to produce a logic one, a non-inverting gate requires
one or more of its inputs to be also at logic one. We analyze the
operation of gate-level pipelines implemented with domino and
with Delayed Output Evaluation (DOE), an inverting dynamic
gate we have recently proposed, and compare their performance.
Using domino and DOE gates similar in terms of delay,
improvements in operating frequencies around 50% have been
obtained by the DOE pipelines.
Abstract
Ministerio de Economía y Competitividad FEDER TEC2010-18937 TEC2011-28302Additional details
Identifiers
- URL
- https://idus.us.es/handle//11441/73870
- URN
- urn:oai:idus.us.es:11441/73870
Origin repository
- Origin repository
- USE