Published May 3, 2018
| Version v1
Publication
Exploring logic architectures suitable for TFETs devices
Description
Tunnel transistors are steep subthreshold slope
devices suitable for low voltage operation so being potential
candidates to overcome the power density and energy inefficiency
limitations of CMOS technology, which are critical for IoT
development. Although they show higher ON currents than
CMOS at low supply voltages, currently TFETs do not reach
those exhibited by CMOS at its nominal supply voltage and so
they have being identified to be competitive for moderate
operating frequencies. However, in many cases, architectural
choices are not taken into account when benchmarking them
against CMOS. In this paper we claim that the logic architecture
should be selected in order to take full advantage of the specific
characteristics of these devices. Widely used circuits are designed
and evaluated showing how properly tuning the logic
architecture results in raising the frequency up to which TFETs
are competitive or in increasing power savings at lower
frequencies.
Abstract
Ministerio de Economía y Competitividad FEDER TEC2013- 40670-PAdditional details
Identifiers
- URL
- https://idus.us.es/handle//11441/73984
- URN
- urn:oai:idus.us.es:11441/73984
Origin repository
- Origin repository
- USE