Published May 3, 2018 | Version v1
Publication

Complementary tunnel gate topology to reduce crosstalk effects

Description

Tunnel transistors are one of the most attractive steep subthreshold slope devices which are being investigated to overcome power density and energy inefficiency exhibited by CMOS technology. There are design challenges associated to their distinguishing characteristic which are being addressed. In this paper the impact of the non-symmetric conduction of tunnel transistors (TFETs) on the speed of TFETs circuits under crosstalk is analyzed and a novel topology for complementary tunnel transistors gates, which mitigates the observed performance degradation without power penalties, is described and evaluated.

Additional details

Identifiers

URL
https://idus.us.es/handle//11441/73989
URN
urn:oai:idus.us.es:11441/73989

Origin repository

Origin repository
USE