Published September 23, 2014
| Version v1
Conference paper
AUTSEG: Automatic Test Set Generator for Embedded Reactive Systems
Contributors
Others:
- Laboratoire d'Electronique, Antennes et Télécommunications (LEAT) ; Université Nice Sophia Antipolis (1965 - 2019) (UNS) ; COMUE Université Côte d'Azur (2015-2019) (COMUE UCA)-COMUE Université Côte d'Azur (2015-2019) (COMUE UCA)-Centre National de la Recherche Scientifique (CNRS)-Université Côte d'Azur (UCA)
- Mercedes G. Merayo
- Edgardo Montes Oca
- TC 6
- WG 6.1
Description
One of the biggest challenges in hardware and software design is to ensure that a system is error-free. Small errors in reactive embedded systems can have disastrous and costly consequences for a project. Preventing such errors by identifying the most probable cases of erratic system behavior is quite challenging. In this paper, we introduce an automatic test set generator called AUTSEG. Its input is a generic model of the target system, generated using the synchronous approach. Our tool finds the optimal preconditions for restricting the state space of the model. It only works locally on significant subspaces. Our approach exhibits a simpler and efficient quasi-flattening algorithm than existing techniques and a useful compiled form to check security properties and reduce the combinatorial explosion problem of state space. To illustrate our approach, AUTSEG was applied to the case of a transportation contactless card.
Abstract
Part 2: Tools and Frameworksrepublié dans Lecture Notes in Computer Science (LNCS)Abstract
International audienceAdditional details
Identifiers
- URL
- https://hal.science/hal-01069101
- URN
- urn:oai:HAL:hal-01069101v1
Origin repository
- Origin repository
- UNICA