Published March 23, 2017 | Version v1
Publication

ASIC-in-the-loop methodology for verification of piecewise affine controllers

Description

This paper exposes a hardware-in-the-loop metho- dology to verify the performance of a programmable and confi- gurable application specific integrated circuit (ASIC) that imple- ments piecewise affine (PWA) controllers. The ASIC inserted into a printed circuit board (PCB) is connected to a logic analyzer that generates the input patterns to the ASIC (in particular, the values to program the memories, configuration parameters, and values of the input signals). The output provided by the ASIC is also taken by the logic analyzer. A Matlab program controls the logic analyzer to verify the PWA controller implemented by the ASIC in open-loop as well as in closed-loop configurations.

Abstract

Comunidad Europea FP7-INFSO-ICT-248858

Abstract

Gobierno Español TEC2011-24319

Abstract

Junta de Andalucía P08-TIC-03674

Additional details

Identifiers

URL
https://idus.us.es/handle/11441/56154
URN
urn:oai:idus.us.es:11441/56154

Origin repository

Origin repository
USE