Published November 26, 2018
| Version v1
Publication
Holding Dissapearance in RTD-based Quantizers
Description
Multiple-valued Logic (MVL) circuits are one of the most attractive applications of the Monostable-to-Multistable transition Logic (MML), and they are on the basis of advanced circuits for communications. The operation of such quantizer has two steps: sampling and holding. Once the quantizer samples the signal, it must maintain the sampled value even if the input changes. However, holding property is not inherent to MML circuit topologies. This paper analyses the case of an MML ternary inverter used as a quantizer, and determines the relations that circuit representative parameters must verify to avoid this malfunction.
Additional details
- URL
- https://idus.us.es/handle//11441/80516
- URN
- urn:oai:idus.us.es:11441/80516
- Origin repository
- USE