Published June 14, 2017 | Version v1
Conference paper

Power and performance aware electronic system level design

Description

System-on-Chip (SoC) designers face many challenges to improve at the same time performance and energy efficiency, due to the continuous increase of the architecture complexity. Designers use Electronic System Level (ESL) tools and virtual prototyping to face this complexity in the early step of the system design. Power consumption includes dynamic power and static power. Power consumption and performance are adversely affected by supply voltage and frequency. This potential trade-off cannot be studied separately. Our work enhances an existing industrial performance model with the introduction of a new power-aware library, which allows a combined early power and performance analysis.

Abstract

International audience

Additional details

Identifiers

URL
https://hal.science/hal-01583809
URN
urn:oai:HAL:hal-01583809v1

Origin repository

Origin repository
UNICA