Published September 28, 2020
| Version v1
Publication
A 1.5 ns OFF/ON Switching-Time Voltage-Mode LVDS Driver/Receiver Pair for Asynchronous AER Bit-Serial Chip Grid Links With Up to 40 Times Event-Rate Dependent Power Savings
Description
This paper presents a low power fast ON/OFF
switchable voltage mode implementation of a driver/receiver
pair intended to be used in high speed bit-serial Low Voltage
Differential Signaling (LVDS) Address Event Representation
(AER) chip grids, where short (like 32-bit) sparse data packages
are transmitted. Voltage-Mode drivers require intrinsically half
the power of their Current-Mode counterparts and do not require
Common-Mode Voltage Control. However, for fast ON/OFF
switching a special high-speed voltage regulator is required which
needs to be kept ON during data pauses, and hence its power consumption
must be minimized, resulting in tight design constraints.
A proof-of-concept chip test prototype has been designed and
fabricated in low-cost standard 0.35 m CMOS. At mV
voltage swing with 500 Mbps serial bit rate and 32 bit events, current
consumption scales from 15.9 mA (7.7 mA for the driver and
8.2 mA for the receiver) at 10 Mevent/s rate to 406 A (343 Afor
the driver and 62.5 A for the receiver) for an event rate below
10 Kevent/s, therefore achieving a rate dependent power saving of
up to 40 times, while keeping switching times at 1.5 ns. Maximum
achievable event rate was 13.7 Meps at 638 Mbps serial bit rate.
Additionally, differential voltage swing is tunable, thus allowing
further power reductions.
Abstract
Junta de Andalucía TIC-6091Abstract
Ministerio de Economía y Competitividad TEC2009-106039-C04-01/02Abstract
European Union PRI-PIMCHI-2011-0768Additional details
Identifiers
- URL
- https://idus.us.es/handle//11441/101518
- URN
- urn:oai:idus.us.es:11441/101518
Origin repository
- Origin repository
- USE