A Methodology for power-aware transaction-level models of systems-on-chip using UPF-standard concepts
- Creators
- Mbarek, O.
- Pegatoquet, Alain
- Auguin, Michel
Description
Building efficient and correct system power management strategies relies on efficient power architecture decision-making as well as respecting structural dependencies induced by such architecture. Transaction Level Modeling allows a rapid exploration, verification and evaluation of alternative power management architectures and strategies. This paper introduces an efficient methodology for making system power decisions at Transaction-Level (TL) by adding and verifying power intent and management capabilities into TL-models. A generic framework that abstracts relevant concepts of the IEEE 1801 (UPF) standard and implements assertion-based contracts is used throughout the methodology. A TL-model example is considered to validate the methodology.
Abstract
Sélectionné comme "Best papers"
Abstract
International audience
Additional details
- URL
- https://hal.archives-ouvertes.fr/hal-00662427
- URN
- urn:oai:HAL:hal-00662427v1
- Origin repository
- UNICA