Published September 20, 2017 | Version v1
Publication

Background Digital Calibration of Comparator Offsets in Pipeline ADCs

Description

This brief presents a low-cost digital technique for background calibration of comparator offsets in pipeline analog-to-digital converters (ADCs). Thanks to calibration, comparator offset errors above half the stage least-significant bit margin in a unitary redundancy scheme are admissible, thus relaxing comparator design requirements and allowing their optimization for low-power high-speed applications and low input capacitance. The technique also makes it possible to relax design requirements of stage amplifiers within the pipeline queue, since output swing and driving capability are significantly lower. In this brief, the proposal is validated using realistic hardware-behavioral models.

Abstract

Junta de Andalucía P09-TIC-5386

Abstract

Gobierno Español TEC2011-28302

Additional details

Created:
December 4, 2022
Modified:
November 29, 2023